JPH0469927U - - Google Patents

Info

Publication number
JPH0469927U
JPH0469927U JP11387490U JP11387490U JPH0469927U JP H0469927 U JPH0469927 U JP H0469927U JP 11387490 U JP11387490 U JP 11387490U JP 11387490 U JP11387490 U JP 11387490U JP H0469927 U JPH0469927 U JP H0469927U
Authority
JP
Japan
Prior art keywords
mos transistor
channel mos
reset signal
signal input
inverter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP11387490U
Other languages
English (en)
Japanese (ja)
Other versions
JP2577127Y2 (ja
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP1990113874U priority Critical patent/JP2577127Y2/ja
Publication of JPH0469927U publication Critical patent/JPH0469927U/ja
Application granted granted Critical
Publication of JP2577127Y2 publication Critical patent/JP2577127Y2/ja
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Landscapes

  • Logic Circuits (AREA)
JP1990113874U 1990-10-29 1990-10-29 リセット信号入力回路 Expired - Fee Related JP2577127Y2 (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1990113874U JP2577127Y2 (ja) 1990-10-29 1990-10-29 リセット信号入力回路

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1990113874U JP2577127Y2 (ja) 1990-10-29 1990-10-29 リセット信号入力回路

Publications (2)

Publication Number Publication Date
JPH0469927U true JPH0469927U (en]) 1992-06-22
JP2577127Y2 JP2577127Y2 (ja) 1998-07-23

Family

ID=31861498

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1990113874U Expired - Fee Related JP2577127Y2 (ja) 1990-10-29 1990-10-29 リセット信号入力回路

Country Status (1)

Country Link
JP (1) JP2577127Y2 (en])

Also Published As

Publication number Publication date
JP2577127Y2 (ja) 1998-07-23

Similar Documents

Publication Publication Date Title
US5349247A (en) Enhancement circuit and method for ensuring diactuation of a switching device
US4988888A (en) CMOS output circuit with intermediate potential setting means
JPH0159772B2 (en])
JPH0287819A (ja) BiCMOS論理回路
JPH0469927U (en])
JPS5928986B2 (ja) 半導体集積回路
JPS591005B2 (ja) シユミツトトリガ回路
JPS62145918A (ja) 半導体集積回路
JPH0316648B2 (en])
JPH0685656A (ja) Ttl入力信号レベルを変換するためのcmosレシーバ回路
JP2572885B2 (ja) シュミットトリガ入力バッファ回路
JPH0529910A (ja) 論理回路
JPH0127611B2 (en])
JPH04301921A (ja) インバータ回路
JPS58100291A (ja) センスアンプ回路
JPH0357316A (ja) プルアップ・プルダウン入力回路
JPH01115334U (en])
JP2712179B2 (ja) メモリ装置
JP2885670B2 (ja) Cr発振回路
JPS6333373Y2 (en])
JPH03214812A (ja) 外部負荷駆動用cmosドライバ回路
JPH07112151B2 (ja) 入力回路
JPH0466814U (en])
JPH0231896B2 (en])
JPH04297912A (ja) 電源投入回路

Legal Events

Date Code Title Description
LAPS Cancellation because of no payment of annual fees